throbber
Paper No. 1
`
`UNITED STATES PATENT AND TRADEMARK OFFICE
`__________________
`
`BEFORE THE PATENT TRIAL AND APPEAL BOARD
`__________________
`
`
`QUALCOMM INC. AND QUALCOMM TECHNOLOGIES,
`INC.,
`
`Petitioners,
`
`v.
`
`APPLE INC.,
`
`Patent Owner.
`
`
`
`U.S. PATENT NO. 7,760,559
`
`TITLE: INTEGRATED CIRCUIT WITH SEPARATE SUPPLY
`VOLTAGE FOR MEMORY THAT IS DIFFERENT FROM
`LOGIC CIRCUIT SUPPLY VOLTAGE
`
`Issue Date: July 20, 2010
`
`
`PETITION FOR INTER PARTES REVIEW
`UNDER 35 U.S.C. § 312
`
`
`
`

`

`TABLE OF CONTENTS
`
`
`Page
`
`B.
`
`V.
`
`
`Introduction ..................................................................................................... 1
`I.
`II. Mandatory Notices .......................................................................................... 3
`A.
`Real Party in Interest (37 C.F.R. § 42.8(b)(1)) .................................... 3
`B.
`Related Matters (37 C.F.R. § 42.8(b)(2)) ............................................. 3
`C.
`Lead and Back-Up Counsel and Service Information (37 C.F.R.
`§ 42.8(b)(3) and (b)(4)) ........................................................................ 4
`Fees (37 C.F.R. § 42.103) .................................................................... 5
`D.
`III. Grounds for Standing Pursuant to (37 C.F.R. § 104(a)) ................................. 5
`IV. Statement of Precise Relief Requested for Each Challenged Claim .............. 5
`A.
`The Claims for Which Review is Requested (37 C.F.R. §
`42.104(b)(1)) ........................................................................................ 5
`The Specific Statutory Grounds on Which the Challenge is
`Based and Prior Art Relied Upon for Each Ground (37 C.F.R. §
`42.104(b)(2)) ........................................................................................ 6
`Reasons for the Relief Requested Under 37 C.F.R. §§ 42.22(a)(2) and
`42.104(b)(4) .................................................................................................... 7
`A. Overview of the ’559 Patent and its Technology ................................. 7
`B.
`The Prosecution History ..................................................................... 13
`1.
`The Prosecution History of Predecessor U.S. Patent No.
`7,355,905 .................................................................................. 13
`(a) The Daga Patent ............................................................. 14
`(b) The Claim Amendments to Attempt to Overcome
`Daga ............................................................................... 15
`The Prosecution History of Predecessor U.S. Patent No.
`7,474,571 .................................................................................. 17
`The Prosecution History of U.S. Patent No. 7,760,559 ........... 18
`3.
`37 C.F.R. § 42.104(b)(3): Claim Construction ................................. 18
`1.
`A Person of Ordinary Skill in the Art ...................................... 18
`2.
`Construction of Claim Terms ................................................... 18
`
`2.
`
`C.
`
`
`
`
`
`-i-
`
`
`
`

`

`TABLE OF CONTENTS
`(continued)
`
`Page
`
`
`
`(a)
`(b)
`
`E.
`
`“integrated circuit” ........................................................ 19
`“receiving power from at least one first / second
`input to the integrated circuit” ....................................... 20
`“during use” ................................................................... 21
`(c)
`D. Overview of the Prior Art ................................................................... 21
`1.
`Clark ......................................................................................... 21
`2.
`Kawata ..................................................................................... 26
`37 C.F.R. § 42.104(b)(4): How the Construed Claims are
`Unpatentable ....................................................................................... 29
`37 C.F.R. § 42.104(b)(5): Supporting Evidence ............................... 29
`F.
`VI. Claims 1–4 of the ’559 Patent are Unpatentable .......................................... 29
`A. Ground 1: Clark Anticipates Claims 1–4 .......................................... 30
`1.
`Independent Claim 1 ................................................................ 30
`(a)
`Preamble – “An integrated circuit comprising:” ........... 30
`(b) Element 1[a] – “at least one logic circuit operating
`in a first voltage domain during use, the first
`voltage domain receiving power from at least one
`first input to the integrated circuit during use; and” ...... 31
`(c) Element 1[b] – “at least one memory circuit
`coupled to the logic circuit, wherein the at least
`one memory circuit comprises a plurality of static
`random access memory (SRAM) cells operating in
`a second voltage domain during use, the second
`voltage domain receiving power from at least one
`second input to the integrated circuit during use;” ........ 33
`(d) Element 1[c] – “wherein the memory circuit is
`configured to be read and written responsive to the
`logic circuit with the first voltage domain having a
`lower voltage than the second voltage domain.” ........... 37
`Dependent Claim 2 .................................................................. 41
`Dependent Claim 3 .................................................................. 42
`
`2.
`3.
`
`
`
`
`
`-ii-
`
`
`
`

`

`TABLE OF CONTENTS
`(continued)
`
`Page
`
`
`
`Dependent Claim 4 .................................................................. 43
`4.
`B. Ground 2: Kawata Anticipates Claims 1 and 2 ................................. 44
`1.
`Independent Claim 1 ................................................................ 44
`(a)
`Preamble – “An integrated circuit comprising:” ........... 44
`(b) Element 1[a] – “at least one logic circuit operating
`in a first voltage domain during use, the first
`voltage domain receiving power from at least one
`first input to the integrated circuit during use; and” ...... 46
`(c) Element 1[b] – “at least one memory circuit
`coupled to the logic circuit, wherein the at least
`one memory circuit comprises a plurality of static
`random access memory (SRAM) cells operating in
`a second voltage domain during use, the second
`voltage domain receiving power from at least one
`second input to the integrated circuit during use;” ........ 49
`(d) Element 1[c] – “wherein the memory circuit is
`configured to be read and written responsive to the
`logic circuit with the first voltage domain having a
`lower voltage than the second voltage domain.” ........... 52
`Dependent Claim 2 .................................................................. 54
`2.
`VII. Conclusion .................................................................................................... 56
`
`
`
`
`
`-iii-
`
`
`
`

`

`
`
`I.
`
`Introduction
`Pursuant to 35 U.S.C. § 312 and 37 C.F.R. § 42.100 et seq., Qualcomm Inc.
`
`and Qualcomm Technologies, Inc. (collectively, “Petitioners” or “Qualcomm”)
`
`request inter partes review (“IPR”) of claims 1–4 (the “Challenged Claims”) of U.S.
`
`Patent No. 7,760,559 (“the ’559 Patent,” Ex. 1001), which issued on July 20, 2010,
`
`and is assigned to Apple, Inc. (“Apple”).
`
`The ’559 Patent is directed to an integrated circuit having at least one logic
`
`circuit and one memory circuit, each of which is supplied by respective first and
`
`second supply voltages. Ex. 1001, [57], 2:8–11, 3:26–40, Fig. 1 (disclosing “Logic
`
`Circuits 12” supplied by supply voltage VL and “Memory Circuits 14” supplied by
`
`supply voltage VM). According to the ’559 Patent, if a single voltage is used to
`
`supply both the logic and memory circuits, then this common supply voltage can be
`
`reduced only so far due to memory reliability issues. Id., 1:20–2:4. “As supply
`
`voltage decreases below a certain voltage, the ability to reliably read and write the
`
`memory decreases.” Id., 1:47–50; see also id., 2:1–4. The ’559 Patent supposedly
`
`improved upon the prior art by using separate supply voltages for the logic and
`
`memory circuits. This allows the logic and memory supply voltages to be different,
`
`including allowing the logic supply voltage to be lower than the memory supply
`
`voltage in order to further conserve power. Id., 2:53–61, 3:26–40, Fig. 1; see also
`
`Ex. 1002 ¶¶ 31–34 (Clark Decl.).
`
`
`
`-1-
`
`
`
`

`

`
`
`There is nothing, however, patentable about using different supply voltages to
`
`supply a logic circuit and a memory circuit. This feature is disclosed by each of
`
`U.S. Patent No. 6,650,589 to Clark (“Clark”) (Ex. 1003) and U.S. Patent No.
`
`6,920,071 to Kawata et al. (“Kawata”) (Ex. 1004), neither of which were of record
`
`during prosecution of the ’559 Patent. Nor is there anything patentable about the
`
`other aspects of the Challenged Claims, which recite conventional memory and logic
`
`circuitry known to a person of ordinary skill in the art (“POSITA”) as of the
`
`effective filing date of the ’559 Patent. As explained herein, and as supported by the
`
`Declaration of Lawrence T. Clark, Ph.D. (the inventor of the prior art Clark patent)
`
`(Ex. 1002), the Challenged Claims are unpatentable in view of both Clark and
`
`Kawata. See §§ IV, V, and VI, infra.
`
`Notably, during prosecution of a predecessor application to the ’559 Patent
`
`(ultimately issued as U.S. Patent No. 7,355,905, “the ’905 Patent”), the Examiner
`
`found that using a first supply voltage to supply a logic circuit and a second supply
`
`voltage to supply a memory circuit was met by U.S. Patent No. 7,120,061 to Daga
`
`(“Daga”) (Ex. 1005). See § V.B.1, infra (discussing the prosecution history of U.S.
`
`Patent No. 7,355,905). In response, the applicants amended the patent claims of the
`
`predecessor application to recite that the first supply voltage (i.e., the logic supply
`
`voltage VL) and the second supply voltage (i.e., the memory supply voltage VM) are
`
`received on respective first and second inputs to the claimed integrated circuit. Id.
`
`
`
`-2-
`
`
`
`

`

`
`
`Based on these amendments regarding where the supply voltages are input to, and
`
`received by, the integrated circuit, the Examiner allowed the claims of the
`
`predecessor ’905 Patent. Id. However, these additional features are met by each of
`
`Clark and Kawata, which were not previously considered by the Office. See §§ IV,
`
`V, and VI, infra. And, in co-pending litigation against Qualcomm, Apple has
`
`asserted as a matter of claim construction that the ’559 Patent claims should be
`
`construed such that any supply voltage to the logic circuit or memory circuit is
`
`received on an input to the integrated circuit, even if the second supply voltage is
`
`generated, supplied, input, and received from within the integrated circuit. See
`
`§ V.C, infra.
`
`Because the Challenged Claims are unpatentable, IPR should be instituted and
`
`the Challenged Claims should be cancelled.
`
`II. Mandatory Notices
` Real Party in Interest (37 C.F.R. § 42.8(b)(1))
`Qualcomm Inc. and Qualcomm Technologies, Inc. are the real parties-in-
`
`interest.
`
` Related Matters (37 C.F.R. § 42.8(b)(2))
`The ’559 Patent is involved in the following proceeding that may affect, or be
`
`affected by, a decision in this proceeding: Qualcomm Inc. v. Apple Inc., No. 3:17-
`
`cv-1375 (S.D. Cal.) (“’1375 Case”). The ’559 Patent was previously involved in the
`
`following proceedings: Nokia Corp. v. Apple Inc., No. 3:10-cv-249 (W.D. Wis.);
`
`
`
`-3-
`
`
`
`

`

`
`
`Nokia Corp. v. Apple Inc., No. 1:11-cv-15 (D. Del.). Additionally, Qualcomm is
`
`concurrently filing separate petitions challenging claims of U.S. Patent Nos.
`
`7,355,905 and 8,098,534, which are in the same family, and share a specification
`
`with, the ’559 Patent.
`
` Lead and Back-Up Counsel and Service Information (37 C.F.R.
`§ 42.8(b)(3) and (b)(4))
`Lead Counsel
`John A. Marlott
`Reg. No. 37,031
`JONES DAY
`77 West Wacker, Suite 3500
`Chicago, Illinois 60601-1692
`(312) 269-4236
`jamarlott@jonesday.com
`
`Back-up Counsel
`Matthew W. Johnson
`Reg. No. 59,108
`JONES DAY
`500 Grant Street, Suite 4500
`Pittsburgh, Pennsylvania 15219-2514
`(412) 394-9524
`mwjohnson@jonesday.com
`
`John M. Michalik
`Reg. No. 56,914
`JONES DAY
`77 West Wacker, Suite 3500
`Chicago, Illinois 60601-1692
`(312) 269-4215
`jmichalik@jonesday.
`
`Thomas W. Ritchie
`Reg. No. 65,505
`JONES DAY
`77 West Wacker, Suite 3500
`Chicago, Illinois 60601-1692
`(312) 269-4003
`twritchie@jonesday.com
`
`Pursuant to 37 C.F.R. § 42.10(b), a power of attorney accompanies this
`
`
`
`petition. Please address all correspondence to lead and back-up counsel at the
`
`
`
`-4-
`
`
`
`

`

`
`
`addresses above. Qualcomm consents to electronic service by email at the email
`
`addresses listed above.
`
`
`Fees (37 C.F.R. § 42.103)
`The undersigned representative of Qualcomm authorizes the Board to charge
`
`the $15,500 petition fee, as well as any additional fees, to Deposit Account 501432,
`
`ref: 178774-680002. Four claims are being reviewed, so $15,000 in post institution
`
`fees are due for a total of $30,500.
`
`III. Grounds for Standing Pursuant to (37 C.F.R. § 104(a))
`Qualcomm certifies that the ’559 Patent is available for IPR and that
`
`Qualcomm is not barred or estopped from requesting IPR of the Challenged Claims
`
`on the grounds identified in this petition. Apple filed and served its first amended
`
`answer and counterclaims in the ’1375 Case, first asserting infringement of the ’559
`
`Patent by Qualcomm, on November 29, 2017. Qualcomm has filed this petition
`
`within one year of service of Apple’s first amended answer and counterclaims, and
`
`shortly after the District Court issued a claim construction order adopting certain of
`
`Apple’s positions regarding the breadth of the ’559 Patent claims.
`
`IV. Statement of Precise Relief Requested for Each Challenged Claim
` The Claims for Which Review is Requested (37 C.F.R. §
`42.104(b)(1))
`Qualcomm requests review and cancellation of claims 1–4 of the ’559 Patent
`
`(the “Challenged Claims”).
`
`
`
`-5-
`
`
`
`

`

`
`
`
`
`The Specific Statutory Grounds on Which the Challenge is Based
`and Prior Art Relied Upon for Each Ground (37 C.F.R. §
`42.104(b)(2))
`Qualcomm requests IPR of the Challenged Claims on the grounds set forth
`
`below and requests that each of the Challenged Claims be found unpatentable and
`
`cancelled. An explanation of how the Challenged Claims are unpatentable is
`
`provided in the form of the detailed description that follows, which indicates where
`
`each of the claim elements can be found in, and the relevance of, the prior art.
`
`Additional explanation and support for each ground is set forth in Ex. 1002
`
`(Declaration of Lawrence T. Clark, Ph.D.) referenced throughout this petition.
`
`Ground
`Ground 1
`
`
`Ground 2
`
`
`Claims
`1–4
`
`1–2
`
`
`
`Basis
`35 U.S.C. § 102 based on U.S. Patent No.
`6,650,589 to Clark (“Clark”)
`
`35 U.S.C. § 102 based on U.S. Patent No.
`6,920,071 to Kawata et al. (“Kawata”)
`
`
`The ’559 Patent issued on July 20, 2010, from U.S. Application No.
`
`12/325,476, which was filed on December 1, 2008. The ’559 Patent claims priority
`
`as a continuation of U.S. Application No. 12/034,071, which was filed on February
`
`20, 2008, and issued as U.S. Patent No. 7,474,571, which is a divisional of U.S.
`
`Application No. 11/173,565, which was filed on July 1, 2005, and issued as U.S.
`
`Patent No. 7,355,905. Accordingly, the effective filing date of the ’559 Patent is
`
`July 1, 2005.
`
`
`
`-6-
`
`
`
`

`

`
`
`Clark was filed on November 29, 2001, issued on November 18, 2003, and is
`
`prior art under pre-AIA 35 U.S.C. § 102(a)–(b).
`
`Kawata was filed on May 14, 2004, was published on January 6, 2005, as
`
`U.S. Patent Application Publication No. 2005/0002224, issued on July 19, 2005, and
`
`is prior art under pre-AIA 35 U.S.C. § 102(a), (e).
`
`V. Reasons for the Relief Requested Under 37 C.F.R. §§ 42.22(a)(2) and
`42.104(b)(4)
` Overview of the ’559 Patent and its Technology
`The ’559 Patent is entitled “Integrated Circuit with Separate Supply Voltage
`
`for Memory that is Different From Logic Circuit Supply Voltage.” Ex. 1001, [54].
`
`The ’559 Patent is related to “an integrated circuit compris[ing] at least one logic
`
`circuit supplied by a first supply voltage and at least one memory circuit coupled to
`
`the logic circuit and supplied by a second supply voltage.” Id., [57]. This
`
`arrangement is shown by the embodiment of Figure 1 (with coloring annotations
`
`added):
`
`
`
`-7-
`
`
`
`

`

`
`
`
`
`
`
`“A block diagram of . . . an integrated circuit 10 is shown” above, with the
`
`boundary of the integrated circuit annotated in blue. Id., 2:53–54. “[T]he integrated
`
`circuit includes a plurality of logic circuits 12 and a plurality of memory circuits 14”
`
`that are coupled together. Id., 2:55–57.
`
`As shown by the yellow annotation, “[t]he logic circuits 12 are powered by a
`
`first supply voltage provided to the integrated circuit 10 (labeled VL in FIG. 1).” Id.,
`
`2:57–59. As shown by the green annotation, “[t]he memory circuits 14 are powered
`
`by a second power supply voltage provided to the integrated circuit 10 (labeled VM
`
`in FIG. 1).” Id., 2:59–61. Thus, the second supply voltage (VM) supplied to the
`
`memory circuits 14 is different from the first supply voltage (VL) supplied to the
`
`logic circuits 12. Ex. 1002 ¶¶ 34–35.
`
`In this embodiment, the first supply voltage (VL) is also supplied to the
`
`memory circuits 14, as shown by the yellow annotation extending to memory
`
`
`
`-8-
`
`
`
`

`

`
`
`circuits 14. Ex. 1001, 2:61–64. But the first supply voltage (VL) need not be
`
`supplied to the memory circuits 14 in all embodiments. See Ex. 1002 ¶¶ 159–162,
`
`264–269 (dependent claim 2). The ’559 Patent describes this as a feature of “certain
`
`embodiments.” Ex. 1001, 2:61–64. For example, independent claim 1 of the ’559
`
`Patent lacks this element, but it is required by dependent claim 2 (“wherein the
`
`memory circuit further comprises one or more additional circuits operating in the
`
`first voltage domain during use”).
`
`The ’559 Patent states that “logic circuits 12 may generally implement the
`
`operation for which the integrated circuit is designed,” which may involve
`
`“generat[ing] various values during operation,” storing values in the memory
`
`circuits, and “read[ing] various values from the memory circuits 14 on which to
`
`operate.” Id., 3:1–6.
`
`The ’559 Patent states that memory circuits 14 store data. “For example, . . .
`
`the memory circuits 14 may include memory used for caches, register files,
`
`integrated-circuit-specific data structures, etc.” Id., 3:6–9. “The memory circuits 14
`
`may implement any type of readable/writable memory,” including, for example,
`
`static random access memory (SRAM). Id., 3:9–12. But the memory circuits of the
`
`’559 Patent include more than just memory. Ex. 1002 ¶¶ 37–39, 90, 151, 223, 257.
`
`As shown in the memory circuit of Figure 2, for example, the memory circuit may
`
`include a level shifter circuit 20, word line driver circuits 22, and other circuits in
`
`
`
`-9-
`
`
`
`

`

`
`
`addition to memory array 24 where data is stored. Ex. 1001, 3:48–54, Fig. 2. As
`
`shown in Figure 3, the memory circuits (which include the memory array) may
`
`include bit line driver circuits 30, memory cells 32A-32N, bit line precharge circuits
`
`34, bit line hold circuits 36, and senseamps 38. Id., 6:35–38, Fig. 3.
`
`The circuit elements shown in Figures 2 and 3 as part of the illustrated
`
`embodiment of the memory circuit from Figure 1 were conventional and well-
`
`known at the effective filing date of the ’559 Patent. See Ex. 1002 ¶¶ 86, 91, 99–
`
`100, 117, 119, 125, 152, 246 (citing Ex. 1013, at 384; Ex. 1014, at 604–05; Ex.
`
`1016, at 313, 570, 574–79; Ex. 1017, at 83–90, 144–54; Ex. 1018, at 143–47).
`
`Among these conventional circuit elements is a “level shifter circuit 20,” which is
`
`“configured to level shift an input signal to produce an output signal” by “changing
`
`the high assertion of the signal from one voltage to another.” Ex. 1001, 5:14–17.
`
`“Level shifting may be performed in either direction (e.g. the voltage after level
`
`shifting may be higher or lower than the voltage before level shifting).” Id., 5:17–
`
`20. Two embodiments of level shifter circuit 20 are shown in Figures 4 and 5. Id.,
`
`8:37–38, 9:54–58, Figs. 4, 5. However, other embodiments are within the scope of
`
`the ’559 Patent. See Ex. 1002 ¶¶ 125, 185, 246 (discussing related ’905 Patent and
`
`related ’534 Patent); Ex. 1001, 5:26–40, 6:2–5, 6:20–22, 8:18–22, 9:34–35, 10:13–
`
`17.
`
`
`
`-10-
`
`
`
`

`

`
`
`The word line drivers 22 are a second example of conventional circuit
`
`elements that may form part of the memory circuit. Ex. 1002 ¶¶ 52, 99, 117 (citing
`
`Ex. 1016, at 563–80; Ex. 1017, at 144–54; Ex. 1018, at 143–55). The word line
`
`drivers 22 generate a set of word line signals to memory array 24. Ex. 1001, 3:66–
`
`4:1.
`
`A third conventional circuit element of memory circuits 14 is memory array
`
`24. See Ex. 1002 ¶¶ 52, 91, 152 (discussing related ’905 Patent and the ’559 Patent
`
`and citing Ex. 1016, at 563–80; Ex. 1018, at 143–55). Figure 3 of the ’559 Patent
`
`shows “a circuit diagram of a portion of one embodiment of the memory array 24”
`
`of the memory circuit (as shown in Figure 2), which consists of additional
`
`conventional circuit elements. See Ex. 1001, 6:30–8:36, Fig. 3. Among these
`
`conventional circuit elements is a “bit line precharge circuit 34,” which precharges
`
`bit lines in preparation for read operations. See id., 6:35–38, 7:38–55; Ex. 1002 ¶¶
`
`7, 52, 101, 117 (discussing related ’905 Patent and citing Ex. 1016, at 563–80; Ex.
`
`1017, at 144–51, 164; Ex. 1018, at 143–55). “The memory cells 32A-32N [of
`
`memory array 24] are supplied with the [second] VM supply voltage” and can be a
`
`“typical CMOS SRAM cell.” Ex. 1001, 6:39–40, 6:59–62.
`
`By supplying the memory circuit 14 (and its memory array 24) with a supply
`
`voltage (VM) that is different than the supply voltage (VL) supplied to the logic
`
`circuit 12, these two supply voltages can differ for each type of circuit. Id., 3:26–40;
`
`
`
`-11-
`
`
`
`

`

`
`
`Ex. 1002 ¶¶ 31–34. The logic circuit supply voltage (VL) can be decreased below
`
`that of the memory circuit supply voltage (VM) while ensuring that the memory
`
`circuit 14 still has a higher supply voltage (VM) that is sufficient for the memory to
`
`remain stable. Ex. 1001, 3:26–40; Ex. 1002 ¶¶ 31–34.
`
`As discussed herein, a POSITA would have known at the time of the ’559
`
`Patent’s effective filing date that, all things being equal, a circuit’s power
`
`consumption can be reduced by reducing the supply voltage to that circuit. Ex. 1002
`
`¶¶ 53–56; see also Ex. 1001, 1:33–44. A POSITA would also have known at the
`
`time of the ’559 Patent’s effective filing date that memory can become unreliable if
`
`it is supplied by a voltage that is too low for the circuit’s design. Ex. 1002 ¶¶ 50–56;
`
`see also Ex. 1001, 1:45–2:4. And, a POSITA would have known before the ’559
`
`Patent’s effective filing date that the minimum usable voltage for a common supply
`
`voltage shared by logic and memory circuits is dependent on the memory circuit.
`
`Ex. 1002 ¶¶ 50–56; see also Ex. 1001, 2:1–4. Thus, in order to reduce the power
`
`consumed by logic circuitry through reduction of its supply voltage, it was known to
`
`a POSITA, and disclosed in the prior art (including Clark and Kawata), to use two
`
`different supply voltages to supply logic circuitry and memory circuitry,
`
`respectively. See § VI, infra.
`
`
`
`-12-
`
`
`
`

`

`
`
`
`
`The Prosecution History
`
`
`
`As reflected above, the ’559 Patent claims priority as a continuation of U.S.
`
`Patent No. 7,474,571, which is a divisional of U.S. Patent No. 7,355,905. See
`
`Advanced Cardiovascular Sys., Inc. v. Medtronic, Inc., 265 F.3d 1294, 1305 (Fed.
`
`Cir. 2001) (“The prosecution history of a related patent can be relevant if, for
`
`example, it addresses a limitation in common with the patent in suit.”); Elkay Mfg.
`
`Co. v. Ebco Mfg. Co., 192 F.3d 973, 980 (Fed. Cir. 1999) (“When multiple patents
`
`derive from the same initial application, the prosecution history regarding a claim
`
`limitation in any patent that has issued applies with equal force to subsequently
`
`issued patents that contain the same claim limitation.”).
`
`1.
`
`The Prosecution History of Predecessor U.S. Patent No.
`7,355,905
`As originally filed, claim 1 in the application that issued as predecessor U.S.
`
`Patent No. 7,355,905 (“the ’905 Patent”) recited an “integrated circuit” comprising
`
`“at least one logic circuit supplied by a first supply voltage,” “at least one memory
`
`circuit coupled to the logic circuit and supplied by a second supply voltage,” as well
`
`
`
`-13-
`
`
`
`

`

`
`
`as other elements. Ex. 1006, at 25. Claim 13 recited a method comprising a logic
`
`circuit and memory cell performing certain steps, with the logic circuit and memory
`
`cell similarly supplied by different supply voltages. Id., at 27. The Examiner
`
`initially rejected these and all other pending claims as anticipated under pre-AIA 35
`
`U.S.C. § 102(e) by U.S. Patent No. 7,120,061 to Daga (“Daga”). Id., at 80–84.
`
`(a) The Daga Patent
`Figure 3 of Daga is reproduced below, with coloring annotations added.
`
`Figure 3 shows a system-on-a-chip 300 having circuitry supplied by two supply
`
`voltages, ExtVDD and RegVDD. Ex. 1005, 3:13–24, Fig. 3. RegVDD is a first supply
`
`voltage of “for example 1.8V,” which is generated on system-on-chip 300 by
`
`voltage regulator 315 and “applied to . . . advanced logic 335” such as the
`
`microcontroller 335 shown in Figure 3. Id., 3:18–23, Fig. 3. ExtVDD is a second
`
`supply voltage, “for example 3.3V or 5V,” which is “applied to memory 340.” Id.,
`
`3:16–18, 3:23–24, Fig. 3.
`
`
`
`-14-
`
`
`
`

`

`
`
`
`(b) The Claim Amendments to Attempt to Overcome Daga
`The applicants responded to the Examiner’s rejection based on Daga by
`
`amending the claims in two ways. First, they amended independent claims 1 and 13
`
`of the ’905 Patent application to require that the first supply voltage be “received on
`
`a first input to the integrated circuit” and the second supply voltage be “received on
`
`a second input to the integrated circuit.” Ex. 1006, at 97, 99. The applicants relied
`
`on these claim amendments in their remarks, explaining that “Daga’s integrated
`
`circuit has only one power supply input to the integrated circuit (ExtVDD, see Fig.
`
`3).” Id., at 103. The applicants further argued: “Thus, Daga fails to anticipate ‘a
`
`first supply voltage received on a first input to the integrated circuit; and . . . a
`
`
`
`-15-
`
`
`
`

`

`
`
`second supply voltage received on a second input to the integrated circuit’ as recited
`
`in claim 1.” Id. (emphasis by applicants in original).
`
`Second, the applicants amended independent claims 1 and 13 to recite that the
`
`memory circuit includes a memory array, and the memory array is “continuously
`
`supplied by the second supply voltage during use.” Id., at 97, 99. The applicants
`
`relied on this new “continuously supplied” language to distinguish their claims from
`
`Daga’s disclosures. Specifically, this language was used to distinguish prior art,
`
`such as Daga, which uses non-volatile memory. See id., at 102–03; Ex. 1002 ¶ 105.
`
`The applicants noted that “Daga teaches a non-volatile memory such as an
`
`EEPROM or Flash memory (see, e.g., Daga, col. 3, lines 20-24)” and argued that
`
`“[i]n such memories, the memory array does not include memory cells that are
`
`continuously supplied with a supply voltage during use.” Ex. 1006, at 102
`
`(emphasis by applicants in original). Instead, “the memory arrays are designed to
`
`retain values without any power applied (hence the ‘nonvolatile’ nature of such
`
`cells).” Id.
`
`The applicants referred to Figure 4 in Daga (reproduced below) to further
`
`explain this second argument. Id. Figure 4 “is a schematic illustrating one
`
`embodiment of the memory from FIG. 3.” Ex. 1005, 2:62–63. The applicants
`
`specifically pointed to memory array 430 and argued there are no power supply
`
`inputs to the memory array. Ex. 1006, at 102.
`
`
`
`-16-
`
`
`
`

`

`
`
`In comparison, Figure 3 of the ’559 Patent, which is “a circuit diagram of one
`
`embodiment of a memory array shown in FIG. 2,” shows that “[t]he memory cells
`
`32A-32N are supplied with the VM supply voltage.” Ex. 1001, 2:30–31, 6:39–40,
`
`
`
`Fig. 3.
`
`Based on these claim amendments and two distinguishing arguments
`
`regarding the necessity of: (1) two, distinct power supply inputs to the integrated
`
`circuit; and (2) memory cells continuously supplied with a supply voltage during
`
`use, the Examiner allowed independent claims 1 and 13 (and the corresponding
`
`dependent claims) in the form as issued in the ’905 Patent. See Ex. 1006, at 112.
`
`2.
`
`The Prosecution History of Predecessor U.S. Patent No.
`7,474,571
`The claims of predecessor U.S. Patent No. 7,474,571 were allowed in a first
`
`Office Action; the claims were not subject to any rejection by the Examiner. Ex.
`
`1020, at 72–76.
`
`
`
`-17-
`
`
`
`

`

`
`
`3.
`The Prosecution History of U.S. Patent No. 7,760,559
`The claims of the ’559 Patent were primarily rejected based on obviousness-
`
`type double patenting in view of the ’905 Patent. See Ex. 1019, at 61–63. Two
`
`claims (15, 16) were also rejected under 35 U.S.C. § 102(b) as anticipated by U.S.
`
`Patent No. 6,181,606. Id., at 62–63. The claims of the ’559 Patent were not
`
`otherwise rejected. The applicants submitted a terminal disclaimer to overcome the
`
`double-patenting rejection and amended claims 15 and 16 to include the features of
`
`another claim (18) that had been indicated as allowable. Id., at 83–93, 99–109, 117–
`
`24, 126–30, 134–35, 149–52.
`
`
`
`37 C.F.R. § 42.104(b)(3): Claim Construction
`1.
`A Person of Ordinary Skill in the Art
`Qualcomm maintains that a POSITA, as of July 1, 2005, would have had a
`
`master’s degree in electrical engineering or computer engineering or at least four
`
`years of experience in the field of integrated circuit SRAM design, or an equivalent
`
`combination of education and experience in this field. Ex. 1002 ¶¶ 46–49.
`
`2.
`Construction of Claim Terms
`In this IPR, the claims of the ’559 Patent “shall be given [their] broadest
`
`reasonable construction in light of the [’559 Patent’s] specification.” 37 C.F.R.
`
`§ 42.100(b). Because a district court applies a different standard, the claim
`
`constructions presented in this petition do not necessarily reflect the constructions
`
`that Petitioners believe should be adopted by a district court.
`
`
`
`-18-
`
`
`
`

`

`
`
`In the ’1375 Case, the District Court adopted certain of Apple’s claim
`
`construction positions. Ex. 1012 (Order Construing Claims), at 3–5. Petitioners
`
`have submitted the District Court’s claim construction decision for the Board’s
`
`consideration. Power Integrations, Inc. v. Lee, 797 F.3d 1318, 1326–27 (Fed. Cir.
`
`2015) (“The fact that the board is not generally bound by a previous judicial
`
`interpretation of a disputed claim term does not mean, however, that it has no
`
`obligation to acknowledge that interpretation or to assess whether it is consistent
`
`with the broadest reasonable construction of the term.”). Although Petitioners
`
`reserve the right to appeal or otherwise challenge the District Court’s claim
`
`construction order, Petitioners request that the Board in this IPR construe any claim
`
`terms at least as broad as the District Court. See, e.g., Cisco Sys., Inc. v. Crossroads
`
`Sys., Inc., IPR2014-01463, Final Written Decision, Paper 49, at 11–12 (PTAB, Mar.
`
`16, 2016) (“Petitioners argue that the ‘control access’ limitations ‘should be at least
`
`as broad as the District Court’s construction . . . .’ We agree with Petitioners . . . .”).
`
`(a) “integrated circuit”
`In the ’1375 Case, Apple construed “integrated circuit” to mean “one or more
`
`circuit elements that are integrated onto a single semiconductor substrate,” and
`
`argued that the claimed “integrated circuit” is not limited to a “chip” or any
`
`particular combination of connected circuit elements on a semiconductor substrate.
`
`Ex. 1007, at 3–4; Ex. 1008, at 1–2; Ex. 1009, at 4–13, 25–27; Ex. 1010 ¶¶ 23–35;
`
`
`
`-19-
`
`
`
`

`

`
`
`Ex. 1011, at 59–98, 116–18. Apple’s construction does not exclude from the scope
`
`of “integrated circuit” a subset of the circuit elements integrated onto a single
`
`semiconductor substrate. Ex. 1002 ¶ 58. The District Court adopted Apple’s
`
`proposed construction. Ex. 1012, at 3. For purposes of this IPR, Petitioners
`
`maintain that Apple’s construction should be accepted as the broadest reasonable
`
`interpretation.
`
`(b) “receiving power from at least one fir

This document is available on Docket Alarm but you must sign up to view it.


Or .

Accessing this document will incur an additional charge of $.

After purchase, you can access this document again without charge.

Accept $ Charge
throbber

Still Working On It

This document is taking longer than usual to download. This can happen if we need to contact the court directly to obtain the document and their servers are running slowly.

Give it another minute or two to complete, and then try the refresh button.

throbber

A few More Minutes ... Still Working

It can take up to 5 minutes for us to download a document if the court servers are running slowly.

Thank you for your continued patience.

This document could not be displayed.

We could not find this document within its docket. Please go back to the docket page and check the link. If that does not work, go back to the docket and refresh it to pull the newest information.

Your account does not support viewing this document.

You need a Paid Account to view this document. Click here to change your account type.

Your account does not support viewing this document.

Set your membership status to view this document.

With a Docket Alarm membership, you'll get a whole lot more, including:

  • Up-to-date information for this case.
  • Email alerts whenever there is an update.
  • Full text search for other cases.
  • Get email alerts whenever a new case matches your search.

Become a Member

One Moment Please

The filing “” is large (MB) and is being downloaded.

Please refresh this page in a few minutes to see if the filing has been downloaded. The filing will also be emailed to you when the download completes.

Your document is on its way!

If you do not receive the document in five minutes, contact support at support@docketalarm.com.

Sealed Document

We are unable to display this document, it may be under a court ordered seal.

If you have proper credentials to access the file, you may proceed directly to the court's system using your government issued username and password.


Access Government Site

We are redirecting you
to a mobile optimized page.





Document Unreadable or Corrupt

Refresh this Document
Go to the Docket

We are unable to display this document.

Refresh this Document
Go to the Docket